4/26/2017 Question Paper 26-Apr-2017 12:46:51 TECHNICAL SUPPORT Support | Change Password | Logout Basic Masters Question Paper Device & Dockets Evaluation **Evaluation Reports** Reports Utilities Select Exam Event SOIS End Semester April 2017 Refresh Show answer keys for MCQ. ## MANIPAL UNIVERSITY SCHOOL OF INFORMATION SCIENCES (SOIS) SECOND SEMESTER MASTER OF SCIENCE - M.Sc. Tech /MASTER OF ENGINEERING - ME( VLSI DESIGN ) DEGREE EXAMINATION-APRIL / MAY 2017 Wednesday, 26, 2017 Time: 10:00 AM - 1:00 PM ## Advanced VLSI Design [EDA 604] Marks: 100 Duration: 180 mins. A ## Answer all the questions. 1) (10)A) Explain the effect of Temperature and Voltage on CMOS Resistor. B) Estimate the minimum and maximum resistance of an n-well resistor with a length of 100 \mu m and a width of 10 \mu m over a temperature range of 0 to 100 \circ C. [Data Given: TCR = 10,000ppm/°C; N-well sheet resistance = $2K\Omega$ to $3K\Omega$ / square] 2) Starting from a general 2-port network, derive a complete low frequency, small signal model for a MOSFET. (10)3) Draw and explain the circuit of Cascode Current Mirror and show that output resistance of the n-stage cascode current mirror $R_{o(n)} = r_o(1 + g_m R_{o(n-1)}) + R_{o(n-1)}$ $_{1}$ ), where $r_{0}$ is output resistance of all the MOSFETs, $g_{m}$ is the transconductance of all the MOS used in the circuit. (10)4) With a diagram, explain cascode current mirror. What are its advantages over a simple current mirror? Draw a neat schematic and explain the Thermal Voltage Referenced Self-(10)5) Biasing circuit What is differential amplification? What are its advantages over single-ended What are the advantages of switched-capacitor circuits? With the help of a simple diagram, explain a switched-capacitor resistor circuit https://manipal.examcloud.in/reports/exam-qpaper.php amplification? 6) 7) (10) (10) (10) 4/26/2017 Question Paper With a neat schematic diagram showing all three stages, explain the working of a CMOS nonlinear analog comparator circuit - 9) Discuss the different errors that occur in a Sample-and-Hold circuit (10) - With relevant diagrams, explain the working of Current Steering DAC. Derive an expression for its $|INL|_{max}$ and $|DNL|_{max}$ ep Cloud Copyright @ 2017 Littlemore Innovation Labs Pvt Ltd. IP: 52.66.163.73 epCloud 1.5 All rights reserved.