| Reg. No. | | | | |----------|--|--|--| ## IV SEMESTER B.TECH. (INFORMATION TECHNOLOGY) MAKEUP EXAMINATIONS, JUNE 2018 COMPUTER ORGANISATION AND MICROPROCESSOR SYSTEMS [ICT 2202] REVISED CREDIT SYSTEM (14/06/2018) | T | ime: 3 Hours | | | MAX. MARKS: 50 | | | | | | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------|-------------------------------------------------|------------|----------------------|-------------|--|--|--| | | ❖ Answer A | ALL the q | uestions. | s to Candidat suitably assume | | | | | | | | 1A.<br>1B.<br>1C. | Write the flow chart for restoring division algorithm. Perform division of (1111) <sub>2</sub> by (100) <sub>2</sub> using the same, indicating all the steps. List various status flags of 8086 and explain with an example for each. Write the steps performed by the 8086 microprocessor for the execution of TYPE 3 interrupt. | | | | | | | | | | | 2A.<br>2B.<br>2C. | With necessary waveforms, explain various modes of operation of 8254. Design the processing section of 4x4 Booth's multiplier. Design a 4-bit general purpose register, according to the truth table given below. | | | | | | | | | | | | | Control<br>S <sub>1</sub> | inputs<br>So | Operatio | n | | | | | | | | | 0<br>0<br>1<br>1 | 0 1 0 1 | Right shift Left shift Right rotate Left rotate | | | 2 | | | | | 3A. | What are the different for each. | nt types of | addressi | ng modes in 808 | 6? Exp | lain with an example | 5 | | | | | 3B. | Write an 8086 assembly language program to count the number of 1's and 0's in a 16-bit number stored in the memory. Also store the count in the memory. | | | | | | | | | | | 3C. | Explain the working of 8259 in cascading mode with a neat diagram. | | | | | | | | | | | 4A. | Explain the following instructions with an example for each: i. XCHG ii. CMPSW iii. DIV iv. SAHF v. TEST | | | | | | | | | | | 4B.<br>4C. | Explain one bus, two bus and three bus oriented RALU. Explain block transfer DMA technique. | | | | | | | | | | | 5A. | What is the need of cache memory in computer system? Discuss the following cache mapping techniques: fully associative mapping, direct mapping and set associative mapping. | | | | | | | | | | | 5B.<br>5C. | Explain the followin i. RD Illustrate the different | ii. T | EST | iii. HLDA | /ith an 4 | evample | 5<br>3<br>2 | | | | | 50. | masuate the differen | LCC OCLAACE | on macro | and procedure w | riui ail ( | Mampio. | 4 | | | | ICT 2202