Reg. No.



## **II SEMESTER M.TECH. (POWER ELECTRONICS AND DRIVES) MAKE UP EXAMINATIONS, JUNE 2018**

## SUBJECT: EMBEDDED SYSTEM DESIGN [ELE 5236]

|       |                                                                                                                                                                                                                                                                   | REVISED CREDIT SYSTEM                                                                                                                                                                                          |                                                        |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| Time  | e: 3 Hours                                                                                                                                                                                                                                                        | s Date: 21 June 2018                                                                                                                                                                                           | Max. Marks: 50                                         |
| Instr | <ul><li>Answ</li><li>Missi</li></ul>                                                                                                                                                                                                                              | <b>Candidates:</b><br>ver <b>ALL</b> the questions.<br>ing data may be suitably assumed.<br>port all your programs with relevant comments                                                                      |                                                        |
| 1A.   | power of                                                                                                                                                                                                                                                          | you mean by multiprocessor system? How doe<br>f a processor? Explain taking the example of mul<br>ocessor and a numeric data processor.                                                                        |                                                        |
| 1B.   | example.<br>i. SU<br>ii. XO                                                                                                                                                                                                                                       | the following instructions of PIC16f877 microco<br>UBWF f,d<br>ORLW K<br>TFSS f, b                                                                                                                             | ntroller. Illustrate with an<br>(03)                   |
| 1C.   | re<br>ii. De                                                                                                                                                                                                                                                      | ist the various operating modes of ARM7TDMI pro<br>egisters in each of these modes.<br>escribe the function of following registers<br>a. SPSR<br>b. R14<br>c. R15.                                             |                                                        |
| 2A.   |                                                                                                                                                                                                                                                                   | you mean by empty descending type of stack? Me<br>and pop operation in case of empty descending ty<br>ple.                                                                                                     |                                                        |
| 2B.   | subtraction. Assume that the dividend and divisor are passed to subroutine through registers 'R0' and 'R1' respectively. Return the quotient through 'R2' and remainder through 'R3' registers. If there is an attempt to divide by zero, return 01 error code in |                                                                                                                                                                                                                | sed to subroutine through<br>prough 'R2' and remainder |
| 2C.   | Explain t                                                                                                                                                                                                                                                         | he following with respect to data abort exception.                                                                                                                                                             |                                                        |
|       | i.<br>ii.<br>iii.<br>iv.                                                                                                                                                                                                                                          | When does this exception occur?<br>What is the main reason for having this exception<br>What is the expected operation in data abort exc<br>Mention and describe the instruction used to<br>exception handler. | ception handler?                                       |

## 3A. Show the interfacing circuit to interface a common anode seven segment display device to pins p15 to p22 of mbedNXPLPC1768 microcontroller. Write a 'C' program to display 'S',u', 'c', 'c', 'S', 'S' with a delay of 1.7 seconds.

- **3B.** Describe and compare the following memory devices used in embedded systems.
  - i. SRAM
  - ii. DRAM
  - iii. EEPROM

| 3 <b>C</b> . | Describe the salient features of I2C serial communication bus. Mention the various I2C |      |  |
|--------------|----------------------------------------------------------------------------------------|------|--|
|              | standard data transfer rates and show a typical I2C connection diagram.                | (03) |  |

- **4A.** Answer the following with respect to USB serial communication bus.
  - i. Connection of devices (describe tiered star topology).
  - ii. Describe in brief the various types of data transfer.
- 4B. Write a 'C' program for PIC16f877 to configure MSSP in SPI master mode to transmit data byte 4FH to a slave device connected to RB4 pin at 5Mbps baud rate. Consider idle state for clock as low, transmit data at rising edge and sample input data at the end of data output time. Assume fosc = 20MHz. (03)
- **4C.** Describe the salient features and specifications of CAN serial communication bus. *(03)*
- **5A.** i. Describe the algorithm for converting analog input to digital by on chip ADC in PIC 16f877 microcontroller.
  - ii. Write a 'C' program to convert the analog input applied to RA0 / AN0 pin of PIC16f877 microcontroller and display the result at ports 'B' and 'D'. Use left justified result, conversion time of  $24\mu$ s, positive and negative reference voltages from RA3 / AN3 and RA2 / AN2 pins. All the remaining pins of ports A and E should be available as digital I / O pins. Take Fosc = 4MHz. (04)
- **5B.** Describe and compare IR and RF waves for wireless communication. List the relative merits and demerits. *(03)*
- 5C. With the help of a relevant diagram, describe the daisy chain arbitration scheme for expanding the number of interrupts to a processor. List the merits and demerits of this scheme by comparing it with priority arbitration scheme. (03)

(04)

(04)