

## III SEMESTER B.TECH. (INFORMATION TECHNOLOGY) END SEMESTER EXAMINATIONS, JANUARY 2022 SUBJECT: DIGITAL SYSTEMS [ICT 2154] REVISED CREDIT SYSTEM

(22 /01 /2022) MAX. MARKS: 20

Write Up Time: 9:20 AM to 10:35 AM Upload Time: 10:35 AM to 10:45 AM

## **Instructions to Candidates:**

- **❖** Answer **ALL** the questions.
- Missing data, if any, may be suitably assumed.
- Design a code converter to convert a decimal digit represented in 8 4 -2 -1 to a decimal digit represented in Gray code using 74138 ICs and minimum external 5M gates. 1B. Simplify the logic function 'F' to sum-of-products form using the tabulation 3M method:  $F(A, B, C, D) = \Pi(0, 2, 8, 10, 13, 16, 18, 24, 26) \bullet D(1, 15, 30, 31)$ 1C. What is a combinational Programmable Logic Device (PLD)? Differentiate three 2Mmajor types of PLDs. 2A. Design a 4-bit synchronous up counter, using D flipflops, to count the decimal digits in the following sequence. 5M  $0 \rightarrow 9 \rightarrow 2 \rightarrow 8 \rightarrow 3 \rightarrow 7 \rightarrow 4 \rightarrow 6 \rightarrow 5 \rightarrow 0$ 2B. Construct a two-digit hexadecimal counter to count from 77H to 38H using 74193 3M ICs. 2C. Design a asynchronous sequential circuit using JK flipflops and external gates to 2Mgenerate the sequence 10110.

\*\*\*\*\*\*\*