

## DEPARTMENT OF COMPUTER SCIENCE AND ENGINEERING V SEMESTER B.TECH. AIML

End semester Exam

SUBJECT: PARALLEL COMPUTER ARCHITECTURE AND PROGRAMMING (CSE 3174)

Time: 2:30 to 5:30

Date: 06-12-2023

MAX.MARKS:50

Note:

1. Missing data may be assumed suitably.

| Q.No | Questions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Marks | CO<br>/CLO | AHEP<br>LO | Blooms<br>Taxonomy<br>level |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|------------|-----------------------------|
| 1A   | Solve the given scenario considering data parallelism. Let 2000 candidates appear for an examination. There are 5 questions in each answer script and one teacher will evaluate every question in 10 minutes. Let time to create one subset of job is 2 minutes. If books are distributed equally to 5 teachers and all teachers work simultaneously, then what is the time taken to correct 2000 papers in data parallel processing? Also calculate the speedup and efficiency achieved. What are the advantages of data parallelism?                                                                       | 5     | 1          | 1,3        | 4                           |
| 1B   | Explain array processor with neat diagram. Mention which Flynn's classification it belongs to and also draw the architecture of that classification.                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 3     | 1          | 1,3        | 2                           |
| 1C   | Discuss bench marking a parallel program performance with the help of MPI code snippet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2     | 2          | 3          | 2                           |
| 2A   | Design an OpenCL kernel that takes a string <i>S</i> and an integer variable <i>Count</i> . The resultant string <i>RS</i> is generated by producing <i>S</i> string in parallel <i>Count</i> number of times as shown below. Each thread is responsible for producing string S once.<br>Eg : Input String <i>S</i> : PcAp <i>Count</i> : 3<br>Output String <i>RS</i> : PcApPcApPcAp<br>Write all the statements in the host that are associated with buffer for the above kernel. What is the global work size for the above kernel? Assume the <i>context, command_queue</i> objects are already created. | 5     | 3          | 1,5        | 6                           |
| 2B   | Discuss the architecture of a modern GPU with diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3     | 3          | 1,5        | 2                           |



MANIPAL INSTITUTE OF TECHNOLOGY

(A constituent unit of MAHE, Manipal) **2**C Discuss Context with respect to OpenCL programming by mentioning its 2 3 1,5 2 task. 3A Design a CUDA program that takes an input string PCAP and coverts it 5 4 2.3 6 into PCCAAAPPPP in parallel using four threads. write host and kernel code **3B** Solve the following scenario with respect to OpenCL. A programmer wants 3 3 1,5 4 to write an OpenCL program and he/she is unaware of the platforms available in the system. Help him/her to write all the OpenCL API calls with their arguments before the command queue creation in the host side. **3**C Discuss the OpenCL specification models. 2 3 1,5 2 **4**A Design a CUDA kernel that implements tiled matrix multiplication. How many 5 5 2,3,5 6 phases it will take for the kernel if width of the matrix is 32 and tile width is 8? Illustrate how data is transferred from host to device in CUDA. 4 2,3 **4B** 3 3 **4**C 2,3,5 Compute the number of multiplication operations in a 1D convolution operation 2 5 4 if array size is 15 and convolution mask size is 5. How many additions will be performed? 5 5A Design a CUDA kernel code for performing the merge sort. Write all the device 5 2,3,5 6 functions required for the kernel Illustrate how CNN is designed as matrix multiplication **5B** 3 5 2,3,5 3 **5**C Compare different CUDA memory types 2 4 2,3,5 4

## Abbreviations:

M-Marks

CO/CLO- Course Outcome (NBA)/Course Learning Outcome (IET).

CLO - Course Learning Outcome as per AHEP 4

BT - Blooms Taxonomy Level